# **CALL FOR PAPERS**

# ISLPED 2011

# INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN







http://www.islped.org Fukuoka, Japan August 1-3, 2011







#### **Executive Committee and Symposium Officers**

# **General Co-Chairs:**

Naehyuck Chang Seoul National University naehyuck@snu.ac.kr Hiroshi Nakamura: Univ. of Tokyo nakamura@hal.ipc.i.u-tokyo.ac.jp

## **Program Co-Chairs:**

Kenichi Osada: Hitachi Corp. kenichi.osada.aj@hitachi.com Massimo Poncino Politecnico di Torino massimo.poncino@polito.it

#### **Vice General Chair:**

Koji Inoue: Kyushu University inoue@ait.kyushu-u.ac.jp

#### Local Arrangement Chair:

Hiroaki Honda: Kyushu University dahon@soc.ait.kyushu-u.ac.jp

#### Special Session Chair:

Youngsoo Shin: KAIST youngsoo@ee.kaist.ac.kr

Toshinori Sato Fukuoka University tsato@fukuoka-u.ac.jp

#### Treasurer:

Tohru Ishihara Kyushu University ishihara@slrc.kyushu-u.ac.jp Yuan Xie: Penn State Univ. yuanxie@cse.psu.edu

#### **Publicity Co-Chairs:**

Jian-Jia Chen Karlsruhe Institute of Technology jian-jia.chen@kit.edu Hamid Mahmoodi San Francisco State University mahmoodi@sfsu.edu Y. Wang: Tsinghua Univ. yu-wang@mail.tsinghua.edu.cn Masanori Hashimoto: Osaka Univ. hasimoto@ist.osaka-u.ac.jp

#### **Industry Liaison:**

Sungjoo Yoo: POSTEC sungjoo.yoo@postech.ac.kr

# **Design Contest Chairs:**

Chia-Lin Yang National Taiwan University vanac@csie.ntu.edu.tw

#### **Exhibits Co-Chairs:**

Satoshi Goto: Waseda Univ. goto@waseda.jp Masaaki Kondo University of Electro-Communications kondo@is.uec.ac.jp

#### Web Chair:

Pai Chou UC Irvine and National Tsing Hua U phchou@uci.edu

Sponsored by ACM SIGDA and IEEE Circuits and Systems Society with technical support from the IEEE Solid-State Circuits Society, the IEEE Electron Devices Society, IPSJ Computer Science Society, and the IEICE Electronics Society.

The International Symposium on Low Power Electronics and Design (ISLPED) is the premier forum for presentation of recent advances in all aspects of low power design and technologies, ranging from process and circuit technologies, simulation and synthesis tools, to system level design and optimization. Specific topics include, but are not limited to, the following two main areas, each with three sub-areas:

| 1. Architecture, Circuits, and Technology                                                                                                                                                                                                                                                                                                      | 2. Design Tools, System and Software Design                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>1.1. Technologies and Digital Circuits</b> Emerging logic/memory technologies and applications; Low power device and interconnect design; Low power low leakage circuits; Memory circuits; Noise reduction; 3-D technologies; Cooling technologies; Battery technologies; Variation-tolerant design; Temperature-aware and reliable design. | <b>2.1. CAD &amp; Design Tools</b> Energy optimization and estimation tools that operate at the physical, circuit/gate level, RT level, behavioral level, and algorithmic levels; Links to other metrics: variability, reliability, temperature. |
| 1.2. Logic and Microarchitecture Design Processor core design; Cache and register file design; Logic and RTL design; Arithmetic and signal processing circuits; Encryption technologies; Asynchronous design.                                                                                                                                  | 2.2. System Design and Methodologies Microprocessor, DSP and embedded systems design; FPGA and ASIC designs; System-level power- and thermal-aware design; System-level reliability- and variability-aware design.                               |
| 1.3. Analog, MEMS, Mixed Signal and Imaging Electronics RF circuits; Wireless; MEMS circuits; AD/DA Converters; I/O circuits; Mixed signal circuits; Imaging circuits; Analog noise; Circuits to support emerging technologies; DC-DC converters.                                                                                              | 2.3. Software Design and Optimization Power- and thermal-aware software design, scheduling, and management; Application-level optimizations; Wireless and sensor networks; Emerging applications.                                                |

Submissions on new topics: emerging technologies, architectures/platforms, and applications are particularly encouraged.

#### TECHNICAL PAPER SUBMISSIONS DEADLINE: Full papers should be received by March 7, 2011.

Submissions should be full-length papers of up to 6 pages (double-column format, font size 9pt to 10pt), including all illustrations, tables, references and an abstract of no more than 100 words. Papers exceeding the six-page limit will not be reviewed. **Submission must be anonymous**: papers identifying the authors will be automatically rejected. Electronic submission in pdf format only via the web is required. More information on electronic submission to ISLPED'11 can be found at http://www.islped.org.

Submitted papers must describe original work that will not be announced or published prior to the Symposium and that is not being considered or under review by another conference at the same time. Accepted papers will be presented in one of two parallel tracks: one focusing on architectures, circuits and technologies, the other on design tools and systems and software design for low power. Notification of paper acceptance will be mailed by April 29, 2011 and the camera-ready version of the paper will be due by May 25, 2011. Accepted papers will be published in the Symposium Proceedings and included in the ACM Digital Library. Authors of a few selected papers from the Symposium will also be given an opportunity to submit enhanced versions of their papers for publication in a special issue of a reputed journal. ISLPED'11 will present two Best Paper Awards based on the ratings of reviewers and an invited panel of judges.

### INVITED TALK, PANEL, AND TUTORIAL PROPOSALS DEADLINE: Received by March 14, 2011.

There will be several invited talks by industry and academic leaders on key issues in low power electronics and design. All invited talks will be in plenary sessions. The Symposium also may include embedded tutorials to provide attendees with the necessary background to follow recent research results, as well as panel discussions on future directions and design/technology alternatives in low power electronics and design. Proposals for invited talks, embedded tutorials, and the panel should be sent to the Technical Program Chairs:

> Kenichi Osada Hitachi Corp. kenichi.osada.aj@hitachi.com

Massimo Poncino Politecnico di Torino massimo.poncino@polito.it

People from Industry or Academy interested in exhibiting at the Symposium should contact the Exhibits **Chairs by May 29, 2011**